| Roll Number: |  |  | Section: |  |  |  | <br> |  |
|--------------|--|--|----------|--|--|--|------|--|
|              |  |  |          |  |  |  |      |  |

## National University of Computer and Emerging Sciences, Lahore Campus

|        | · ON | AL UNI | VER  | L. |
|--------|------|--------|------|----|
| 8      | Mile | *      | "SIL | 1  |
| MENDER | 5    | U      |      | 3  |
| 3      | SON  | EWER   | TIPE | -  |

Course: COAL Course Code:

Program: BS(Computer Science) Semester: Fall 2020
Duration: 3 Hours Total Marks: 110
Paper Date: 22-02-2021 Weight 45%

Section: All (Your section \_\_\_\_\_) Page(s): 11

Exam: Final Roll. No

Instruction/Notes:

This is an open note/book exam. All the answers should be written in provided space on this paper. Rough sheets can be used but will not be collected and checked. In case of any ambiguity, take reasonable assumption. Questions during exam are not allowed. ATTEMPT ALL QUESTIONS UNLESS GIVEN EXPLICIT INSTRUCTIONS FOR YOUR SECTION.

Question 1: Short Questions [10 x 5 = 50 Marks]

I. What will be the content of memory (in HEX) before and after the execution of the following code?

Memory Configuration BEFORE Execution:

int 0x21

| Address | Num1+0 | +1 | +2 | +3 | +4 | +5 | +6 | +7 | +8 | +9 |
|---------|--------|----|----|----|----|----|----|----|----|----|
| Content |        |    |    |    |    |    |    |    |    |    |

## **Memory Configuration AFTER Execution:**

| Address | Num1+0 | +1 | +2 | +3 | +4 | +5 | +6 | +7 | +8 | +9 |
|---------|--------|----|----|----|----|----|----|----|----|----|
| Content |        |    |    |    |    |    |    |    |    |    |

| II. | Write | Assembly | language | code | for | the | following |
|-----|-------|----------|----------|------|-----|-----|-----------|
|     |       |          |          |      |     |     |           |

if dx <= cx, ax = 1, else ax = 2

| Roll Number: | Section: |
|--------------|----------|
|              |          |

Find the values of Sign, Carry, Overflow, and Zero flag given the values of registers and III. operations.

|             | CF | OF | SF | ZF |
|-------------|----|----|----|----|
| MOV AL , 10 |    |    |    |    |
| MOV BL, 20  |    |    |    |    |
| ADD AL, 10  |    |    |    |    |
| SUB AL, BL  |    |    |    |    |
| MOV AL, 66H |    |    |    |    |
| MOV BL, 1A  |    |    |    |    |
| ADD BL, AL  |    |    |    |    |

- IV. A function takes three parameters P1, P2, P3, returns two values Output1, Output2, declares one local variable (local1), and saves AX, BX and CX registers. What will be the configuration of the stack for this function after pushing all these variables and registers? Fill in the given stack. Also specify where BP and SP should be pointing?
- ٧. Fill in the blanks
  - If SP = 1735h and SS:SP = 37B35h,

SS = 0x

If SS = FE07h and SS:BP = FF565h, b.

BP = 0x

A parallel port is mapped to interrupt number c. 0x0F, address of its service routine (handler) be found can at

d. Timer tick comes \_\_\_\_\_ times per second. Solution of Part (IV)

| C+ack |  |
|-------|--|

Stack

| Roll Number: | Section: |
|--------------|----------|
|--------------|----------|

VI. The following code is trying to copy the arrays 0th to 9th element to 1st to 10th elements. For example if array initially 1,2,3,4,5,6,7,8,9,10,11,12 after code runs it should be 1,1,2,3,4,5,6,7,8,9,10,12 But there is a mistake in this code. **Identify and correct the mistake**. (Hint: Source and Destination are overlapping)

| Code with Mistakes                      | Corrections (Write Correct Lines Only) |
|-----------------------------------------|----------------------------------------|
| 00 push ds                              |                                        |
| 01 pop es                               |                                        |
| 02 Mov cx, 10                           |                                        |
| 03 Mov si, array                        |                                        |
| 04 Mov di, array+1                      |                                        |
| 05 cld                                  |                                        |
| 06 Rep movsb                            |                                        |
| 07 mov ax, 4c00h                        |                                        |
| 08 int 21h                              |                                        |
| 09 array: db 1,2,3,4,5,6,7,8,9,10,11,12 |                                        |
|                                         |                                        |
|                                         |                                        |

VII. Dry run the following code and find the values of given registers and arrays. Also, write in one line what this code is doing. Assume address of Array is 103h

| 01 Jmp start:              |                          |
|----------------------------|--------------------------|
| 02 array: db 5,6,3,7,8,9,1 | Array:                   |
| 03 len_of_array: db 7      |                          |
| 04 start:                  | SI:                      |
| 05 mov cx, [len_of_array]  | DI:                      |
| 06 push ds                 | DI                       |
| 07 pop es                  |                          |
| 08 mov si, array           | What is this code doing? |
| 09 mov di, array           |                          |
| 10 cld                     |                          |
| 11 loop1:                  |                          |
| 12 lodsb                   |                          |
| 13 add al, 30              |                          |
| 14 stosb                   |                          |
| 15 loop                    |                          |

VIII. The following keyboard custom ISR is trying to block the numbers from 0 to 9 from the keyboard, the rest of the keys should work as before. Complete the code of KBSIR. (Only write the lines that are to be added in kbISR, don't write the whole code again. Assume that kbsir has been hooked by start and oldisr variable saves the values of old keyboard ISR. DON'T WRITE START CODE)

|      | Code                                     | Additions in Code |
|------|------------------------------------------|-------------------|
| 01 0 | oldisr: dd ; stores old isr              |                   |
| 02 k | kbisr:                                   |                   |
| 03   | push ax                                  |                   |
| 04   | ;read a char from keyboard               |                   |
| 05   | in ax, 0x60; asci in ah and scan code in |                   |
| al   |                                          |                   |
| 06   | cmp ah, 30h; asci of 0                   |                   |
| 07   | JL exit                                  |                   |
| 08   | cmp ah,39h ; asci of 9                   |                   |
| 09   | JG exit                                  |                   |
| 10   | exit:                                    |                   |
| 11   | mov al, 0x20                             |                   |

| Roll Number:                                                       | Section:                                                                                                                                                                                                                                  |
|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12 out 0x20, al<br>13 pop ax                                       |                                                                                                                                                                                                                                           |
| cache L1, 0.0015µs to read from<br>Data is found in L1 70% of time | on E] Consider 5 cache levels. It takes 0.001us to read from m L2, 0.01 $\mu$ s from L3, 0.05 $\mu$ s from L4 and 0.3 $\mu$ s from L5. e, 15% of the time in L2, 10% of the time in L3, 3% of the in L5. What is the average access time? |
|                                                                    |                                                                                                                                                                                                                                           |
|                                                                    |                                                                                                                                                                                                                                           |
| COAL Final" in the last row of video                               | owing program is trying to print the right aligned "This is o memory using BIOS service 0x10. Modify the code to produce own below). Clearly highlight the lines/segment having errors n the same space.                                  |
|                                                                    | This is COAL Final                                                                                                                                                                                                                        |

[org 0x0100] jmp start message: db 'Hello World' message2: db 'This is COAL Final' start: mov ah, 0x13 mov al, 1 mov bh, 0 mov bl, 7 mov cx, 11 mov dx, 0x0A03 push cs pop ds mov si, message INT 0x10 mov ax, 0x4c00; terminate program int 0x21

X. [For All Sections Except Section E] For each of the following questions, you are given some information and you are required to find one value. In case the given information is not enough to find the values, write "Info not enough" in answer and specify which info is missing.

|    | Question                                                                | Answer |
|----|-------------------------------------------------------------------------|--------|
| i. | Given the clock cycle of a pipelined processor is1μs, what is the freq? |        |

| Roll Number: Section: |                                                                                                                                                                                                                                     |    |    |    |    |    |     | <br> |    |    |      |            |   |  |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|----|----|----|-----|------|----|----|------|------------|---|--|
| ii.                   | Given the freq of a non-pipelined processor is x what i the throughput of this processor for n instructions?                                                                                                                        |    |    |    |    |    |     |      |    |    |      |            |   |  |
| iii.                  | Given the freq of a pipelined processor is y what the throughput of this processor for n instructions is?                                                                                                                           |    |    |    |    |    |     |      |    |    |      |            |   |  |
| iv.                   | A pipelined processor with 5 stages, stage 1 to 5 takes 2 μs, 2.5μs, 2.6μs, and 0.5μs, Latch time is 0.1μs. What is the Clock Cycle?                                                                                                |    |    |    |    |    |     |      |    |    |      |            |   |  |
| ٧.                    | v. Consider the following instructions in a 6 stage pipeline. Assume that there are no data hazards or resource hazards. If the 1st instruction is a conditional branching to I6, how many cycles will be wasted before the branch? |    |    |    |    |    |     |      |    |    |      |            |   |  |
|                       | l1                                                                                                                                                                                                                                  | FI | DI | со | FO | EI | WO  |      |    |    |      |            |   |  |
|                       | 12                                                                                                                                                                                                                                  |    | FI | DI | CO | FO | EI  | wo   |    |    |      |            |   |  |
|                       | 13                                                                                                                                                                                                                                  |    |    | FI | DI | СО | FO  | EI   | WO |    |      |            |   |  |
|                       | 14                                                                                                                                                                                                                                  |    |    |    | FI | DI | СО  | FO   | EI | WO |      |            |   |  |
|                       | l ie                                                                                                                                                                                                                                | 1  | 1  | 1  | 1  | F1 | D.I |      | E0 | F1 | 14/0 | ı <b>I</b> | I |  |

Part (X) [For Section E ONLY] Consider two different processors P1 and P2 executing the same instruction set. P1 has a 3 GHz clock rate and a CPI of 1.5. P2 has a 2.5 GHz clock rate and a CPI of 1.0.

FΟ

- a. Which processor has better performance expressed in instructions per second? Show your calculations to get credit.
- b. If each processor executes a program in 10 seconds, find the number of cycles and the number of instructions.

| Solution: |  |  |
|-----------|--|--|
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |
|           |  |  |

| Roll Number: | Section: |
|--------------|----------|
|--------------|----------|

Question 2 [12 Marks]: It takes 10 $\mu$ s to complete one instruction in a non-pipelined processor. We were able to convert the circuit to a 5 stage pipeline processor. Stage 1 to 5 take 2 $\mu$ s, 1.5 $\mu$ s, 2 $\mu$ s, 1.5 $\mu$ s resp. Latch time is 1 $\mu$ s. Calculate the following values for pipeline and non-pipelined processor (Write the answer in the given table) Note for Section E: Ignore Latch Time.

| Value                                                           | Non-Pipeline | Pipeline |
|-----------------------------------------------------------------|--------------|----------|
| Clock Cycle                                                     |              |          |
| Frequency (clock speed)                                         |              |          |
| Latency (Time it takes to complete one instruction)             |              |          |
| Throughput for 100 instructions [For all Section except E]      |              |          |
| Time required to complete 100 instructions [For Section E ONLY] |              |          |
| Speedup of pipeline processor for 1 instruction                 |              |          |
| Speedup of pipeline processor for 100 instructions              |              |          |

## Question 3 [for all sections except Section E] [8 Marks]

| l1 | FI | DI | со | FO | EI | wo |    |    |    |    |    |
|----|----|----|----|----|----|----|----|----|----|----|----|
| 12 |    | FI | DI | со | FO | EI | wo |    |    |    |    |
| 13 |    |    | FI | DI | со | FO | EI | wo |    |    |    |
| 14 |    |    |    | FI | DI | со | FO | EI | wo |    |    |
| 15 |    |    |    |    | FI | DI | со | FO | EI | wo |    |
| 16 |    |    |    |    |    | FI | DI | со | FO | EI | wo |

Consider the following instructions in the 6 stage pipeline. Assume that there are no data hazards or control hazards. Given the following memory reads are required by different stages of each instruction add the stalls to omit resources hazards. Fill the table given below

- FI of all instructions read from memory.
- FO of only I1, I3, and I6 from memory.
- WO of only I2 and I3, 14 is from memory.

Rest of the FO and WO are from registers and have no conflict.

\*Note the FI stands for Fetch Instructions, DI for Decode Instruction CO for Calculate operands, FO for Fetch operands, EI for Execute instruction, and WO for write operands.



Question 3 [For Section E ONLY] [8 Marks] For the code segment given below, fill-in the following pipeline diagram for optimized pipelined MIPS Architecture (with all the hazards control implementation) as we have studied in class. Properly indicate Forwarding or Stalls (if required). In case of forwarding, clearly mention the name of the operand that needs forwarding.

Lw \$1, 100 (\$2) Lw \$3, 200 (\$2)

Add \$4, \$1, \$3

Sub \$5, \$4, \$6

| CC1 | CC2 | ссз | CC4 | CC5 | CC6 | CC7 | CC8 | CC9 | CC10 | CC11 |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|------|
|     |     |     |     |     |     |     |     |     |      |      |
|     |     |     |     |     |     |     |     |     |      |      |
|     |     |     |     |     |     |     |     |     |      |      |
|     |     |     |     |     |     |     |     |     |      |      |
|     |     |     |     |     |     |     |     |     |      |      |
|     |     |     |     |     |     |     |     |     |      |      |
|     |     |     |     |     |     |     |     |     |      |      |

| Roll Number: | Section | : | <br> | <br> |  |  |  |  |  |
|--------------|---------|---|------|------|--|--|--|--|--|
|              |         |   |      |      |  |  |  |  |  |

| Roll Number: | Section: |
|--------------|----------|
|--------------|----------|

Question 4 - Cache [10+10 = 20 Marks]: Consider a sequence of memory address references given below. In the sequence, each word address is provided in both the decimal and binary formats. Below each address, the relative time at which these references occur is also listed. Memory contents and addresses are shown in the second table.

|      | Data Access Sequence |                 |  |  |  |  |  |  |  |  |  |
|------|----------------------|-----------------|--|--|--|--|--|--|--|--|--|
| Time | Address Decimal      | Aaddress Binary |  |  |  |  |  |  |  |  |  |
| 1    | 28                   | 00 01 11 00     |  |  |  |  |  |  |  |  |  |
| 2    | 40                   | 00 10 10 00     |  |  |  |  |  |  |  |  |  |
| 3    | 36                   | 00 10 01 00     |  |  |  |  |  |  |  |  |  |
| 4    | 16                   | 00 01 00 00     |  |  |  |  |  |  |  |  |  |
| 5    | 52                   | 00 11 01 00     |  |  |  |  |  |  |  |  |  |
| 6    | 36                   | 00 10 01 00     |  |  |  |  |  |  |  |  |  |
| 7    | 8                    | 00 00 10 00     |  |  |  |  |  |  |  |  |  |
| 8    | 12                   | 00 00 11 00     |  |  |  |  |  |  |  |  |  |
| 9    | 36                   | 00 10 01 00     |  |  |  |  |  |  |  |  |  |
| 10   | 40                   | 00 10 10 00     |  |  |  |  |  |  |  |  |  |
| 11   | 36                   | 00 10 01 00     |  |  |  |  |  |  |  |  |  |
| 12   | 40                   | 00 10 10 00     |  |  |  |  |  |  |  |  |  |

| Memory          |                |      |
|-----------------|----------------|------|
| Address Decimal | Address Binary | Data |
| 8               | 00 00 10 00    | 25   |
| 12              | 00 00 11 00    | 45   |
| 16              | 00 01 00 00    | 4    |
| 20              | 00 01 01 00    | 83   |
| 24              | 00 01 10 00    | 12   |
| 28              | 00 01 11 00    | 39   |
| 32              | 00 10 00 00    | 53   |
| 36              | 00 10 01 00    | 52   |
| 40              | 00 10 10 00    | 96   |
| 44              | 00 10 11 00    | 63   |
| 48              | 00 11 00 00    | 57   |
| 52              | 00 11 01 00    | 236  |
| 56              | 00 11 10 00    | 263  |
| 60              | 00 11 11 00    | 55   |

Now consider two different 8-word caches shown below. Assume that each of the caches was used independently to facilitate memory access for the sequence above. For each cache type, assume that the cache is initially empty. Assume that the least-recently used (LRU) scheme is used where appropriate. Also, when inserting an element into the cache, if there are multiple empty slots for one index, you should insert the new element into the left-most slot (first available slot).

Part (A): Use the <u>direct-mapped cache</u> to facilitate memory access for the memory sequence above. You should fill in the binary form of the Tag values. Show the final contents of the cache in the table below, and compute the hit rate and miss rate.

|       |   |       |      | Direct-Mapped Cache Summary |
|-------|---|-------|------|-----------------------------|
| Index |   | Cache |      |                             |
|       | v | Tag   | Data | Hit Rate:                   |
| _     | • | 146   | Dutu | Miss Rate:                  |
| 0     |   |       |      |                             |
| 1     |   |       |      |                             |
| 2     |   |       |      |                             |
| 3     |   |       |      |                             |
| 4     |   |       |      |                             |
| 5     |   |       |      |                             |
| 6     |   |       |      |                             |

| Roll Number: | <br>Se | ction: |
|--------------|--------|--------|
| 7            |        |        |
|              | _      |        |

Part (B): Use the <u>2-way set associative cache</u> to facilitate memory access for the memory sequence above. You should fill in the binary form of the Tag values. Show the final contents of the cache in the table below, and compute the hit rate and miss rate.

| Set | 2-way Set Associative Cache |     |      |   |     |      |
|-----|-----------------------------|-----|------|---|-----|------|
|     | V                           | Tag | Data | v | Tag | Data |
|     |                             |     |      |   |     |      |
| 0   |                             |     |      |   |     |      |
|     |                             |     |      |   |     |      |
| 1   |                             |     |      |   |     |      |
| 2   |                             |     |      |   |     |      |
| 3   |                             |     |      |   |     |      |

| 2-way | Set | <b>Associative</b> | Cache | Summary |
|-------|-----|--------------------|-------|---------|
|-------|-----|--------------------|-------|---------|

| Hit Rate:  |  |
|------------|--|
|            |  |
| Miss Rate: |  |

Question 5 - Programming [20 Marks]: You are required to implement a game CollectCoins with following requirements:

- A star '\*' will keep moving on the screen in Up, Down, Left or Right direction until the game is over, the '\*' changes its position after every clock/timer tick.
- Initially '\*' will be moving towards right i.e., the '\*' will start from a starting position (0, 0) and it will keep moving from the first to last column of first row until the user changes its direction.
- Direction of the '\*' can be changed by using Up, Down, Left or Right arrow keys (you may assume any scan codes for these keys).
- Downward movement means the '\*' will keep moving from first to last row of same column until user changes its direction.
- <u>Due to time constraint, our game is not supporting Left and Up movement</u>, so **you are NOT** required to handle Left and Up movement.
- Assume there are randomly placed Green and Red cells (coins) on the screen at the start of your game (you are <u>NOT required</u> to place green and red cells on screen). If the '\*' crosses a green cell, one point is added to your score and the cell is cleared (i.e. it becomes black). Displaying score on screen is also <u>NOT required</u>.
- If the '\*' hits a Red cell, the game is over and it terminates successfully i.e. your program will terminate and DOSBOX and command prompt will run normally.

Important Note: Assume that you are already given a subroutine 'CalculateOffset' that takes row and col as parameter, calculates position offset and saves it in 'DI' register. You may call it where required, do not write this function again. Instead of writing code to save state of all registers just comment "; pushing all registers here" and similarly just comment for restoring

| Roll Number: | Section: |
|--------------|----------|
|              |          |

registers. If required, just call functions given in book, do not write those functions again. Variables row, col and direction are already given to handle position and directions, do not use any other variable for this purpose. Comment your code properly.

| [org 0x0100]                                    | KBISR:                 |
|-------------------------------------------------|------------------------|
| jmp start                                       | ;Write your KBISR here |
| ; Use only following variables for position and |                        |
| ; direction                                     |                        |
| row: dw 0 ; initial position row = 0            |                        |
| col: dw 0 ; initial position col = 0            |                        |
| dir: dw 'R'; initially direction is Right       |                        |
| ; declare other variables here (if reqd.)       |                        |
| , declare other variables here (if requ.)       |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
| ; Write your start functionality here           |                        |
| start:                                          |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |
|                                                 |                        |

| Section:             |
|----------------------|
|                      |
|                      |
| ;Space for your code |
|                      |
|                      |
|                      |
|                      |
|                      |
|                      |
|                      |
|                      |
|                      |
|                      |
|                      |
|                      |
|                      |
|                      |
|                      |
|                      |
|                      |

| Roll Number: | Section: |
|--------------|----------|
|              |          |
|              |          |